首页> 外文会议>2013 IEEE International Conference on Electronics, Circuits, and Systems >New methodology design for future generation of optical network on chip #x0022;ONoC#x0022;
【24h】

New methodology design for future generation of optical network on chip #x0022;ONoC#x0022;

机译:下一代光网络片上“ ONoC”的新方法设计

获取原文
获取原文并翻译 | 示例

摘要

With the number of transistors doubling every 18 months, chip designs are moving towards integrating multiple cores on a single chip. Bus-based networks become a bottleneck due to the increase in power consumption and latency with large core counts. Optical interconnection networks have the potential to be a key in communication performance to these future generations of MPSoCs. The use of this type of networks requires the evaluation of design complexity and energy consumption. In this paper, a new design methodology of an optical network on chip using two superposed waveguides levels and a specific optical circuit interface is proposed. Study of network performance and comparison with other realizations demonstrate the potential of the multi-level design paradigm to decrease network complexity and energy consumption.
机译:随着每18个月晶体管数量增加一倍,芯片设计正朝着在单个芯片上集成多个内核的方向发展。基于总线的网络由于功耗增加和核心数量大的延迟而成为瓶颈。光互连网络有可能成为这些下一代MPSoC的通信性能的关键。使用此类网络需要评估设计的复杂性和能耗。在本文中,提出了一种使用两个重叠的波导层和特定的光电路接口的片上光网络的新设计方法。对网络性能的研究以及与其他实现方式的比较证明了多层设计范例在降低网络复杂性和能耗方面的潜力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号