首页> 外文会议>2013 IEEE 31st International Conference on Computer Design >Efficient floating-point representation for balanced codes for FPGA devices
【24h】

Efficient floating-point representation for balanced codes for FPGA devices

机译:用于FPGA器件的平衡代码的有效浮点表示

获取原文
获取原文并翻译 | 示例

摘要

We propose a floating-point representation to deal efficiently with arithmetic operations in codes with a balanced number of additions and multiplications for FPGA devices. The variable shift operation is very slow in these devices. We propose a format that reduces the variable shifter penalty. It is based on a radix-64 representation such that the number of the possible shifts is considerably reduced. Thus, the execution time of the floating-point addition is highly optimized when it is performed in an FPGA device, which compensates for the multiplication penalty when a high radix is used, as experimental results have shown. Consequently, the main problem of previous specific high-radix FPGA designs (no speedup for codes with a balanced number of multiplications and additions) is overcome with our proposal. The inherent architecture supporting the new format works with greater bit precision than the corresponding single precision (SP) IEEE-754 standard.
机译:我们提出了一种浮点表示形式,以有效处理代码中的算术运算,并为FPGA器件提供了均衡数量的加法和乘法。在这些设备中,变速操作非常慢。我们提出了一种减少变量转换器代价的格式。它基于基数64表示,因此可能的换档次数大大减少。因此,如实验结果所示,浮点加法的执行时间在FPGA器件中执行时得到了高度优化,这补偿了使用高基数时的乘法损失。因此,我们的建议克服了先前特定的高基数FPGA设计的主要问题(对于具有均衡数目的乘法和加法的代码,没有提速)。支持新格式的固有体系结构比相应的单精度(SP)IEEE-754标准具有更高的位精度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号