首页> 外文会议>2013 IEEE 31st International Conference on Computer Design >Functional Fmax test-time reduction using novel DFTs for circuit initialization
【24h】

Functional Fmax test-time reduction using novel DFTs for circuit initialization

机译:使用新型DFT进行电路初始化的功能Fmax测试时间减少

获取原文
获取原文并翻译 | 示例

摘要

Using functional test for Fmax analysis is still the only effective method used in practice in spite of the fact that the test cost associated with functional Fmax test remains to be a major problem. In this paper, we develop novel design-for-testability (DFT) structures to considerably reduce the cost of initializing the circuit during functional test. The proposed architectures take advantage of existing DFT structures to reduce the overall cost of hardware and have no impact on the circuit timing. Our implementations of these DFT structures for initializing ITC'99 benchmark circuit b19 demonstrate the effectiveness of these techniques in reducing test time and thus the overall test cost.
机译:尽管功能Fmax测试相关的测试成本仍然是一个主要问题,但使用功能测试进行Fmax分析仍然是实践中唯一有效的方法。在本文中,我们开发了新颖的可测试设计(DFT)结构,以大大降低功能测试期间初始化电路的成本。所提出的架构利用现有的DFT结构来降低硬件的总体成本,并且对电路时序没有影响。我们用于初始化ITC'99基准电路b19的这些DFT结构的实现方式证明了这些技术在减少测试时间以及总体测试成本方面的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号