首页> 外文会议>2013 Annual International Conference on Emerging Research Areas and 2013 International Conference on Microelectronics, Communications and Renewable Energy >Interference nulling and side lobe minimization using space selective digital filter and implementation using digital signal processor
【24h】

Interference nulling and side lobe minimization using space selective digital filter and implementation using digital signal processor

机译:使用空间选择性数字滤波器的干扰归零和旁瓣最小化以及使用数字信号处理器的实现

获取原文
获取原文并翻译 | 示例

摘要

In this paper a Digital Signal Processing based method using space selective digital filters for the linear array pattern synthesis with prescribed nulls in the direction of arrival of interferences and side lobe minimization is presented. The desired array pattern is achieved by modifying only amplitudes of the array weight vector. The proposed model is implemented through the Digital Signal Processor (DSP). Convolution between quiescent array weight vector and filter coefficients of digital filter is performed to obtain the desired array pattern. The proposed model offers advantages like more than 80dB attenuation to interferences, minimization of side lobe levels up to −80dB, lesser computational time and lesser hardware requirements. Numerical as well as graphical result is presented to adjudicate the better performance of the proposed method.
机译:在本文中,提出了一种基于数字信号处理的方法,该方法使用空间选择性数字滤波器进行线性阵列模式合成,在干扰到达的方向上具有规定的零位,并且旁瓣最小化。通过仅修改阵列权重向量的幅度来实现所需的阵列模式。所提出的模型是通过数字信号处理器(DSP)实现的。执行静态阵列权重向量与数字滤波器的滤波器系数之间的卷积以获得所需的阵列模式。所提出的模型具有以下优点:对干扰的衰减超过80dB,最小旁瓣电平高达-80dB,计算时间更少,硬件要求也更低。数值和图形结果被提出来判断所提出方法的更好性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号