首页> 外文会议>2012 International Conference on Informatics, Electronics amp; Vision. >Design and optimization of nanometric reversible 4 bit numerical comparator
【24h】

Design and optimization of nanometric reversible 4 bit numerical comparator

机译:纳米可逆4位数值比较器的设计与优化

获取原文
获取原文并翻译 | 示例

摘要

The main idea of reversible logic is to allow the construction of reversible computers - by using components which preserve information content, and can thus potentially be run backwards. Reversible logic gates produce zero power dissipation. So these can be used in nanotechnology, optical computing, quantum computing, DNA computing and low power CMOS design. All of the Boolean functions can be implemented using reversible gates. In this paper we propose a 4-bit nanometric reversible numerical comparator circuit, which makes our proposed design more efficient and optimal. The major constraint in designing the reversible logic circuit is reducing the number of Garbage outputs. Here, we propose a new 3×3 reversible logic gate. In this paper we have used Feyman gate, MHNG gate and proposed Modified TG (MTG) gate to construct the reversible fault tolerant comparator circuit. We show that it is much better and optimized in terms of number of garbage outputs with compared to the existing counterparts.
机译:可逆逻辑的主要思想是允许通过使用保留信息内容的组件来构建可逆计算机,从而可以向后运行。可逆逻辑门产生零功耗。因此,它们可用于纳米技术,光学计算,量子计算,DNA计算和低功耗CMOS设计中。可以使用可逆门来实现所有布尔函数。在本文中,我们提出了一种4位纳米可逆数值比较器电路,这使我们提出的设计更加有效和优化。设计可逆逻辑电路的主要限制是减少垃圾输出的数量。在这里,我们提出了一种新的3×3可逆逻辑门。在本文中,我们使用了Feyman门,MHNG门并提出了改进的TG(MTG)门来构建可逆容错比较器电路。我们证明,与现有垃圾垃圾相比,垃圾垃圾的数量要好得多,并且进行了优化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号