【24h】

A Practical ASIC Methodology for Flexible Clock Tree Synthesis with Routing Blockages

机译:具有路由阻塞的灵活时钟树综合的实用ASIC方法

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we propose a practical ASIC methodology for flexible clock tree synthesis (CTS). The allowed flexibility for clock network leads us to be able to synthesize some complex clock networks which may contain clock driver, sequential components, buffers, inverters, gated components. Macro blockages are also allowed to be presented in clock routing area to make CTS more practical. With multiple timing constraints applied, our CTS method first introduces node clustering and buffering to construct an initial clock tree in a bottom-up fashion, pursuing the minimum clock skew with macro blockages eluded. Then tree node pulling up and buffer insertion may be used to further improve clock tree performances. Experiments of CTS program using this methodology show that our CTS method works very well for some complex clock networks with timing closure achieved.
机译:在本文中,我们提出了一种用于灵活时钟树综合(CTS)的实用ASIC方法。时钟网络允许的灵活性使我们能够合成一些复杂的时钟网络,其中可能包含时钟驱动器,顺序组件,缓冲器,反相器,门控组件。宏阻塞也可以在时钟路由区域中显示,以使CTS更加实用。在应用了多个时序约束的情况下,我们的CTS方法首先引入节点群集和缓冲,以自下而上的方式构造初始时钟树,以寻求避免出现宏观障碍的最小时钟偏差。然后,可以使用树节点上拉和缓冲区插入来进一步改善时钟树性能。使用这种方法的CTS程序的实验表明,我们的CTS方法在某些具有时序收敛功能的复杂时钟网络中效果很好。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号